

## Recommended PCB Routing Guidelines for a SkyHigh e.MMC Memory Device

AN200002 provides general routing guidelines for PCBs designed with a SkyHigh e.MMC memory device.

### 1 Introduction

This application note provides general routing guidelines for PCBs (printed circuit board) designed with a SkyHigh e.MMC memory device. It does not eliminate the need for customer signal integrity/power delivery simulations and should be used as an initial reference towards PCB design with a SkyHigh e.MMC memory device. Customers should utilize SkyHigh provided IBIS models for signal timing/crosstalk simulations.

If customers cannot meet or beat the recommendations in this application note, detailed simulations should be performed to determine whether the exceptions would impact bus performance.

This document applies to the following SkyHigh devices:

■ S40FCxxx e.MMC series

## 2 Signal Descriptions

Table 1 describes various pins (and their function) used in S40FCxxx e.MMC memory device.

Table 1. Pin Description

| Pin Name    | Туре   | Description                                                                         |  |  |  |
|-------------|--------|-------------------------------------------------------------------------------------|--|--|--|
| DAT0 - DAT7 | I/O    | Bidirectional data channels used for data transfers.                                |  |  |  |
| CMD         | I/O    | Bidirectional command channel used for device initialization and command transfers. |  |  |  |
| CLK         | Input  | Clock input.                                                                        |  |  |  |
| RST_N       | Input  | Hardware reset.                                                                     |  |  |  |
| VCC         | Power  | Supply voltage for the flash memory.                                                |  |  |  |
| VCCQ        | Power  | Supply voltage for the memory controller and MMC interface.                         |  |  |  |
| VDDI        | Power  | Internal power node. Connect capacitor to ground.                                   |  |  |  |
| VSS         | Power  | Ground pin for the flash memory.                                                    |  |  |  |
| VSSQ        | Power  | Ground pin for the memory controller and MMC interface.                             |  |  |  |
| DS          | Output | Data Strobe.                                                                        |  |  |  |
| NC          | —      | Not connected.                                                                      |  |  |  |
| RFU         | —      | Reserved for future use. Do not connect.                                            |  |  |  |



3

## Package Breakout Routing Recommendations

Figure 1. FBGA 153 (Top View, Balls Down)



package breakout recommended direction



### 3.1 Top Layer Only PCB Breakout Options



Figure 3. FBGA 153 BALLMAP (Top view, balls down) Top layer only PCB breakout recommendation

Recommended decoupling capacitors:

— VCCQ ≥ 0.1 μF x1

2.2  $\mu F$  x1 (this cap should be as close as possible to the C6 ball) 1 x 1  $\mu F$ 

- VCC ≥ 0.1 μF x1 and 2.2 μF x1
- VDDi ≥ 0.1 μF x1 and 2.2 μF x1

Capacitors that are placed in the backplane are noted with a dotted line

Note: The above values are recommendations only. A minimum of 1uF is required for VCCQ, VCC, and VDDI.

| Legend | Description     |
|--------|-----------------|
|        | VDDI Power Rail |
|        | VCCQ Power Rail |
|        | VCC Power Rail  |
|        | VSS Plane       |

- GND
- V<sub>CC</sub>
- Bottom layer (Signal):Add as many GND guard traces next to e.MMC signals as possible and connect to the GND plane using vias



## 5 Power Delivery Guidelines

- It is recommended to connect V<sub>CC</sub>/V<sub>CCQ</sub> to the V<sub>CC</sub> plane layer with µvias while maintaining the breakout traces large as allowed by the ball pitch. A separate plane flood on the V<sub>CC</sub> layer is needed for V<sub>CC</sub> and V<sub>CCQ</sub> supplies.
- It is recommend to connect V<sub>SS</sub>/V<sub>SSQ</sub> to the V<sub>SS</sub> plane with µvias while maintaining the breakout trace as large as allowed by the ball pitch. V<sub>SS</sub> and V<sub>SSQ</sub> can be shared into one plane.
- It is recommended to keep the supply trace lengths  $\leq$  400 mil and the trace width  $\geq$  20 mil.
- The same care, as explained in the bullets above, should be taken for traces from the voltage regulator (PMIC) feeding into V<sub>CC</sub> and V<sub>CCO</sub>. This will minimize the IR drop from the regulator.
- As much as possible, do not share V<sub>CC</sub>/V<sub>CCQ</sub> supply planes with other interfaces to avoid noise coupling. V<sub>SS</sub> can be shared as long as it is a homogeneous plane.

#### **Decoupling Capacitor Recommendations**

- X7R or X5R capacitors are recommended with a rated voltage > 6.3V.
  - 0603 or a smaller size is recommended.
  - Pick capacitors with low ESL and ESR.
  - It is important to place decoupling caps as close to the target supply balls while maintaining > 20 mil trace width for supply connections to capacitor SMT pads.
  - Recommended Value and Quantity:
    - $\begin{array}{l} V_{CCQ} \geq 0.1 \ \mu F \ x \ 1 \\ 2.2 \ \mu F \ x \ 1 \ (for \ BGA153, \ this \ cap \ should \ be \ as \ close \ as \ possible \ to \ C6 \ ball) \\ 1 \ x \ 1 \ \mu F \\ 1 \ x \ 1 \ \mu F \\ 1 \ x \ 1 \ \mu F \ (additional \ cap \ only \ for \ BGA100 \ package) \\ V_{CC} \geq 0.1 \ \mu F \ x \ 1 \ and \ 2.2 \ \mu F \ x \ 1 \\ V_{DDi} \geq 0.1 \ \mu F \ x \ 1 \ and \ 2.2 \ \mu F \ x \ 1 \end{array}$

Customer is requested to place all of the caps shown above. For  $V_{CCQ}$  caps, they should be located as close as possible to the  $V_{CCQ}/V_{SSQ}$  balls near the DAT0-7 signals.

#### 6

### Signal Routing Guidelines

Customers are recommended to meet or beat the signal routing recommendations below.

- All length/mismatch guidelines are provided in inches. It is assumed that 1 inch is ~166 ps. Customers should use signal integrity tools to estimate the actual trace velocity and path delays to ensure that the above assumption is not violated.
- A typical 1 inch/50 ohm transmission line has a line capacitance of ~3.3 pf. While considering the total load on a line, both line length and pin capacitance values of all components connected to that line should be considered.
- Customers are encouraged to perform signal integrity simulations using SkyHigh provided IBIS models to determine actual guidelines suitable for their application. The guidelines below should be used as a starting reference.
- Typically, delay is measured between t<sub>VM</sub> (timing reference voltage which is usually V<sub>CC</sub>/2) of the source to t<sub>VM</sub> of the destination. However, attention should be paid to the signal polarity in the data sheet to ensure which edge the timing is measured at (rising or falling edge).
- In general through hole vias are OK on signals as the long as board is not too thick. Otherwise these vias add impedance discontinuities and capacitance. Wherever possible use a µVia+Buried via combination.



7

- Either Microstrip line or Stripline is allowed for signal routing as long as trace impedance is maintained for all signals at 50 ohm ± 10%.
- Signal trace length skew constraints
  - Mismatch within DAT0~DAT7  $\leq$  250 mil
  - CLK to DAT0-7 mismatch  $\leq$  250 mil
  - CLK to CMD mismatch  $\leq$  250 mil
  - CLK to RST\_N mismatch ≤ 1000 mil
- Signal spacing constraints from other signals
  - CLK: > 2H
  - DS: > 2H
  - DAT0~DAT7: > 1.5H
  - CMD: > 1.5H
  - RST\_N: > 1.5H

Where H is the height of the dielectric between signal and GND (reference layer)

- Match the via count between two signals which are being considered for length matching
- CLK and DAT0-DAT7 maximum trace lengths are dependent on the following:
  - The maximum capacitive load allowed per the data sheet (1 inch ~ 3.3 pf).
  - The T<sub>ODLY</sub> parameter of the e.MMC memory device.
  - The round-trip flight time due to the transmission line delays on the CLK and DAT0-DAT7 signals.
  - The input setup and hold time requirements of the e.MMC memory device.

## Series Termination and Pull-Up Resistor Recommendations



| Parameter                             | Symbol  | Recommended                                                                                                                                      | Comments                                                                                                                    |
|---------------------------------------|---------|--------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------|
| Pull-up resistance for CMD            | R_CMD   | 10 kΩ                                                                                                                                            | To prevent bus floating.                                                                                                    |
| Pull-up resistance for DAT[7:0]       | R_DAT   | 50 kΩ                                                                                                                                            | To prevent bus floating.                                                                                                    |
| Pull-up resistance for RST_n          | R_RST_n | 50 kΩ                                                                                                                                            | A pull-up resistance on the RST_n (H/W reset) line is<br>not required if the host does not enable the H/W reset<br>feature. |
| Series termination for CLK SR_CLK 22Ω |         | To stabilize the clock signal. It is recommend for<br>customers to perform simulations using the controller<br>IBIS model to confirm this value. |                                                                                                                             |
| Pull-Down resistance for Data Strobe  | R_DS    | 50 kΩ                                                                                                                                            |                                                                                                                             |





### 8 Test Points and Oscilloscope Measurements

- Test points should be added as close to the Controller for DAT0-7 and as close to the e.MMC package for all signals.
- When the controller is driving, it is meaningful to look at the signal as close to the e.MMC device as possible.

When the e.MMC device is driving, the opposite is true.

- While creating a test pad, the stub resulting from the pad should be minimized. It is recommended for the customer to probe at the breakout via if the customer has the ability to do this instead of creating test pad stubs.
- While performing scope measurements, please use > 3 GHz bandwidth scope as well as a low impedance probe.
- Always measure V<sub>CC</sub>-V<sub>SS</sub> at the controller, voltage regulator, next to the connector (either side) and at the e.MMC device. This needs to be done prior to making any signal measurements to ensure that the supply is not noisy. A noisy supply will impact signal timing. Also, these measurements establish the IR drop from the regulator to the controller or the regulator to the e.MMC device.
- While measuring signals, it is a good idea to set the trigger on the most common switching signals such as the CLK.

### 9. Conclusion

This application note provides general routing guidelines for PCB's (printed circuit board) designed with a SkyHigh e.MMC memory device. For any questions regarding this application note, enter a support request on the SkyHigh support website or contact your SkyHigh representative.



# **Document History Page**

| Document Title: AN200002 - Recommended PCB Routing Guidelines for a SkyHigh e.MMC Memory<br>DeviceDocument Number: 002-00002 |         |                    |                    |                                                              |  |  |
|------------------------------------------------------------------------------------------------------------------------------|---------|--------------------|--------------------|--------------------------------------------------------------|--|--|
| Rev.                                                                                                                         | ECN No. | Orig. of<br>Change | Submission<br>Date | Description of Change                                        |  |  |
| **                                                                                                                           | -       | _                  | 03/18/2020         | Initial version                                              |  |  |
| А                                                                                                                            | -       | _                  | 06/11/2020         | Changes A6, J5 balls to VSS- compatible with JEDEC e.MMC 5.1 |  |  |
| В                                                                                                                            | -       | MNADA              | 04/07/2021         | Added Pull-Down Resistance recommendation for Data Strobe    |  |  |
| С                                                                                                                            | _       | MNADA              | 02/03/2022         | Added a note on section 3.1 on capacitor values              |  |  |